@article{DBLP:journals/fmsd/LeonM18,
author = {Ponce de Le{\'{o}}n, Hern{\'{a}}n and Mokhov, Andrey},
title = {Compact and efficiently verifiable models for concurrent systems},
journal = {Formal Methods in System Design},
volume = {53},
pages = {407--431},
year = {2018},
abstract = {Partial orders are a fundamental mathematical structure capable of representing concurrency and causality on a set of atomic events. In many applications it is essential to consider multiple partial orders, each representing a particular behavioral scenario or an operating mode of a system. With the exploding growth of the complexity of systems that software and hardware engineers design today, it is no longer feasible to represent each partial order of a large system explicitly, therefore compressed representations of sets of partial orders become essential for improving the scalability of design automation tools. In this paper we study two well known mathematical formalisms capable of the compressed representation of sets of partial orders: Labeled Event Structures and Conditional Partial Order Graphs. We discuss their advantages and disadvantages and propose efficient algorithms for transforming a set of partial orders from a given compressed representation in one formalism into an equivalent representation in another formalism without explicitly enumerating every partial order. The proposed algorithms make use of an intermediate mathematical formalism which we call Conditional Labeled Event Structures that combines the advantages of both structures. Finally, we compare these structures on a number of benchmarks coming from concurrent software and hardware domains.},
doi = {10.1007/s10703-018-0316-0},
keywords = {Model-based Systems Engineering, MbSE},
}